K2 Space Corporation Logo

K2 Space Corporation

Principal Digital ASIC Design Engineer

Posted 9 Days Ago
Be an Early Applicant
Easy Apply
Remote
Hiring Remotely in United States
190K-285K Annually
Senior level
Easy Apply
Remote
Hiring Remotely in United States
190K-285K Annually
Senior level
The Principal Digital ASIC Design Engineer will lead development of digital subsystems for SoCs, optimizing designs, collaborating on DSP implementations, and mentoring team members, ultimately contributing to spacecraft technology.
The summary above was generated by AI

K2 is building the largest and highest-power satellites ever flown, unlocking performance levels previously out of reach across every orbit. Backed by $450M from leading investors including Altimeter Capital, Redpoint Ventures, T. Rowe Price, Lightspeed Venture Partners, Alpine Space Ventures, and others with an additional $500M in signed contracts across commercial and US government customers – we’re mass-producing the highest-power satellite platforms ever built for missions from LEO to deep space. 

The rise of heavy-lift launch vehicles is shifting the industry from an era of mass constraint to one of mass abundance, and we believe this new era demands a fundamentally different class of spacecraft. Engineered to survive the harshest radiation environments and to fully capitalize on today’s and tomorrow’s massive rockets, K2 satellites deliver unmatched capability at constellation scale and across multiple orbits. 

With multiple launches planned through 2026 and 2027, we're Building Bigger to develop the solar system and become a Kardashev Type II (K2) civilization. If you are a motivated individual who thrives in a fast-paced environment and you're excited about contributing to the success of a groundbreaking Series C space startup, we’d love for you to apply. 

The Role 

We are seeking a highly skilled Principal Digital ASIC Design Engineer to lead the design and implementation of digital subsystems for advanced wireless SoCs. You will be part of a collaborative design team developing state-of-the-art mixed-signal SoCs to be hosted on some of the largest, most powerful, rapidly designed and rapidly manufactured satellites ever deployed in space. In your first 6 months, you will architect, develop, and implement new SoC sub-systems for satellite communications and beyond. In your first two years, you will have flown your sub-system in space and developed cutting-edge mixed-signal SoCs. 

Responsibilities 

  • Own the architecture, microarchitecture, RTL implementation, and integration of key digital blocks in wireless SoCs.
  • Collaborate with system architects to translate high-level DSP algorithms into efficient hardware implementations.
  • Drive end-to-end development of DSP systems (e.g., filters, beamformers, FFT/IFFT engines).
  • Convert chip specifications into RTL using internal IPs and external IPs.
  • Design and develop RTL for interfaces, power management, clocking, reset, test & debug. 
  • Partner with analog/mixed-signal teams to define digital-analog interfaces, calibration engines, and control logic.
  • Optimize designs for power, performance, and area (PPA) and support timing closure through synthesis and backend collaboration. 
  • Lead or contribute to verification planning and validation of complex digital subsystems. 
  • Participate in chip bring-up and lab validation of complex digital subsystems.   
  • Support your product through production and spaceflight. 
  • Act as a technical leader and subject-matter expert, helping to teach, grow, and mentor others in the team. 

Qualifications  

  • B.S. or M.S. in Electrical Engineering, Computer Engineering, or related field.
  • 10+ years of relevant industry experience in digital ASIC design, with significant ownership of complex subsystems.  
  • Proficiency in RTL design (SystemVerilog or Verilog), synthesis, and linting tools.   
  • Experience in micro-architecture definition from architecture guideline and model analysis. 
  • Experience in closing full-chip and subsystem timing working with synthesis and static analysis teams.
  • Experience with DFT tools for scan and BIST insertion. 
  • Solid understanding of SoC design flows including clock/power domain crossing, timing constraints, and formal verification. 
  • Experience developing and integrating DSP blocks for wireless communication (e.g. OFDM, MIMO, channel estimation, DFE, etc.). 
  • Strong experience with EDA tools for design, synthesis, static timing analysis, and power analysis (e.g. Synopsys, Cadence, Siemens tools). 
  • Strong debugging, problem-solving, and communication skills. 

Nice to Have 

  • Prior experience in wireless SoC development (e.g. cellular, Wi-Fi, satellite, or mmWave systems) and successful tapeouts in advanced design nodes.   
  • Design experience in datapath, flow control, arbitration, FIFO, DMA, IOMMU, SoC bus architecture, ARM’s AXI/AHB bus architecture & protocols, serial interfaces such as SPI, I3C, UART. 
  • Familiarity with DSP algorithm modeling (MATLAB, Python, or C++) and converting models into RTL. 
  • Experience working with FEC, baseband PHYs, or digital beamforming architectures. 
  • Knowledge of digital calibration and control of RF/mixed-signal front ends. 
  • Exposure to hardware-software co-design and embedded process integration. 
  • Experience working in cross-functional, geographically distributed teams. 

Compensation and Benefits:

  • Base salary range for this role is $190,000 – $285,000 + equity in the company
  • Salary will be based on several factors including, but not limited to: knowledge and skills, education, and experience level
  • Comprehensive benefits package including paid time off, medical/dental/vision/ coverage, life insurance, paid parental leave, and many other perks

If you don’t meet 100% of the preferred skills and experience, we encourage you to still apply! Building a spacecraft unlike any other requires a team unlike any other and non-traditional career twists and turns are encouraged!

If you need a reasonable accommodation as part of your application for employment or interviews with us, please let us know.

Export Compliance

As defined in the ITAR, “U.S. Persons” include U.S. citizens, lawful permanent residents (i.e., Green Card holders), and certain protected individuals (e.g., refugees/asylees, American Samoans). Please consult with a knowledgeable advisor if you are unsure whether you are a “U.S. Person.”

The person hired for this role will have access to information and items controlled by U.S. export control regulations, including the export control regulations outlined in the International Traffic in Arms Regulation (ITAR). The person hired for this role must therefore either be a “U.S. person” as defined by 22 C.F.R. § 120.15 or otherwise eligible for a federally issued export control license.

Equal Opportunity

K2 Space is an Equal Opportunity Employer; employment with K2 Space is governed on the basis of merit, competence and qualifications and will not be influenced in any manner by race, color, religion, gender, national origin/ethnicity, veteran status, disability status, age, sexual orientation, gender identity, marital status, mental or physical disability or any other legally protected status.

Top Skills

C++
Cadence
Dsp Systems
Eda Tools
Matlab
Python
Rtl Design
Siemens
Static Timing Analysis
Synopsys
Synthesis
Systemverilog
Verilog

Similar Jobs

33 Seconds Ago
Remote or Hybrid
4 Locations
188K-224K Annually
Senior level
188K-224K Annually
Senior level
Artificial Intelligence • Fintech • Machine Learning • Mobile • Payments • Retail • Software
The role involves leading and scaling partnerships, driving merchant growth, negotiating complex agreements, and formulating strategies to enhance business development in retail technology.
Top Skills: FintechMerchant ProcessingPos PlatformsRetail TechnologySaaS
2 Minutes Ago
Remote or Hybrid
2 Locations
119K-252K Annually
Mid level
119K-252K Annually
Mid level
Cloud • Healthtech • Social Impact • Software • Biotech
The Solution Consultant - Business Value drives customer engagement, assesses business needs, and articulates the value of Benchling's solutions to enhance decision-making and adoption.
Top Skills: Benchling
2 Minutes Ago
Remote
United States
Senior level
Senior level
Gaming • Software
As a Fullstack Software Engineer, you'll design, develop, and maintain scalable frontend and backend systems while collaborating across teams.
Top Skills: AWSMySQLNext.JsNode.jsReactTypescript

What you need to know about the NYC Tech Scene

As the undisputed financial capital of the world, New York City is an epicenter of startup funding activity. The city has a thriving fintech scene and is a major player in verticals ranging from AI to biotech, cybersecurity and digital media. It also has universities like NYU, Columbia and Cornell Tech attracting students and researchers from across the globe, providing the ecosystem with a constant influx of world-class talent. And its East Coast location and three international airports make it a perfect spot for European companies establishing a foothold in the United States.

Key Facts About NYC Tech

  • Number of Tech Workers: 549,200; 6% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Capgemini, Bloomberg, IBM, Spotify
  • Key Industries: Artificial intelligence, Fintech
  • Funding Landscape: $25.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Greycroft, Thrive Capital, Union Square Ventures, FirstMark Capital, Tiger Global Management, Tribeca Venture Partners, Insight Partners, Two Sigma Ventures
  • Research Centers and Universities: Columbia University, New York University, Fordham University, CUNY, AI Now Institute, Flatiron Institute, C.N. Yang Institute for Theoretical Physics, NASA Space Radiation Laboratory

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account